

## Advanced Embedded MCU Systems Final Project

**AXI Bus Analyzer** 

Jatin Khare and Abhijjith Venkkateshraj

### **Motivation**

How does the cdma transfer work?

What if something bad happens after the control has been transferred to the CDMA, and the parent (user) is waiting for the child (transfer) to complete?



#### Given a bit stream,

- The burst size is unknown.
- The bus width is unknown.
- The test case (ocm1[i] == ocm2[i]) fails?
- The user wants to know what happened to the data for a particular address that was being transferred.

ChipScope<sup>™</sup> Pro tool inserts logic analyzer, system analyzer, and virtual I/O low-profile software cores directly into your design, allowing you to view any internal signal or node, including embedded hard or soft processors.

# Introducing AXI Sniffer

### **AXI Sniffer**

- Debugging IP that shows you what happens inside the FPGA data flow.
- Once the void transfer() gives the control to the PL, the PS must not intervene until the transfer is over.
- Idea: make the PL capable of storing its own signal information.
- Probes the AXI signals used for data transfer.
- Runs the transaction and presents the post simulation results.

### What (why) is AXI?

• Why are we even using AXI?

### What (why) is AXI?

Why are we even using AXI?



One of the most popular Advanced Microcontroller Bus Architecture (AMBA) interface interconnects.

- Independent read and write channels
- Multiple outstanding addresses
- No strict timing relationship between address and data operations
- Support for unaligned data transfers
- Out-of-order transaction completion
- Burst transactions based on start address

### **Understanding AXI Jargons**

#### Transfer Vs. Transaction

- A transfer is a one-time flow of 'bus-width' bits in the bus.
- For each transfer, the address is automatically incremented within one transaction.
- A transaction is made up of multiple transfers.
- An address is given on each transaction which is followed by number of transfers on its incremented addresses.

### **Understanding AXI Jargons**

#### **AXI Burst Length**

- The number of transfers in a transaction.
- Equivalent to Vivado burst size.

#### **AXI Burst Size**

- The number of bits in one transfer.
- Equivalent to Vivado bus width.

### Write Transactions: AXI Timing Diagram



### Capabilities of AXI Sniffer

- Supports data widths upto 1024 bits within the same Sniffer IP configuration.
- Easy scalable to probe any new signals of interest with minimal overhead.
- Provides design specific burst information.
- Shows the (address specific & total) Transfer and Transaction counts.
- Shows the Read and Write data in the bus, corresponding to the address of interest.
- Supports unaligned address requests.
- Later, one can also visualize the transfer via customized AXI timing diagram using generated .json file from the PS code.





- Probing multiple AXI Signals
- rlast
- wlast
- ready, rvalid
- wready, wvalid
- arready, arvalid
- awready, awvalid
- arburst, arlen, arsize



Burst info register: bit-field summary

| 3 | 1 | 30 | 29 | 28 | 27 | 26         | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11   | 10 | 9 | 8 | 7 | 6 | 5    | 4 | 3 | 2 | 1          | 0 |
|---|---|----|----|----|----|------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|------|----|---|---|---|---|------|---|---|---|------------|---|
|   |   | k  | )  |    |    | $\epsilon$ | 9  |    |    | ć  | a  |    |    | C  | d  |    |    |    |    | Ler | igtl | า  |   |   | 0 | 0 | Size | 9 | 0 | 0 | Bur<br>Typ |   |

#### AXI Burst Length

- The number of transfers in a transaction.
- Equivalent to Vivado burst size.

Vivado burst size = AXI Length + 1

#### **AXI Burst Size**

- The number of bits in one transfer.
- Equivalent to Vivado bus width.

Vivado bus width =  $2^{AXI \text{ Size}}$  Bytes

```
case(slv reg4)
     5'h): chunk write <= MY WDATA[1023:992];
     5'hl: chunk write <= MY WDATA [991:960];
     5'h: chunk write <= MY_WDATA [959:928];
     5'B: chunk write <= MY WDATA [27:896];
    5'h1C: chunk write <= MY WDATA[127:96];
     5'hlD: chunk write <= MY WDATA [95:64];
     5'hL: chunk write <= MY WDATA [63:32];
     5'hlF: chunk write <= MY WDATA[31:0];
   default: chunk write <= 32'hDEFADEFA;
  endcase
```

```
5'h00
        : req data out <= burst info req;
5 'h01
        : reg data out <= slv reg1;
5 h02
        : req data out <= slv req2;
5 h03
        : req data out <= slv reg3;
5 h04
        : req data out <= slv req4;
5 h05
        : reg data out <= f read access count ar;
5 h<sub>06</sub>
        : reg data out <= f write access count aw;
5 h07
        : reg data out <= f read access count r;
5 h08
        : reg data out <= f write access count w;
5 h_{0} 9
        : reg data out <= b read access count ar;
5 'hOA
        : reg data out <= b write access count aw;
5 h0B
        : req data out <= b read access count r;
5 h0C
         : req data out <= b write access count w;
5'h<mark>OD</mark>
        : reg data out <= 32'hFEED0000;
5 'h0E
         : reg data out <= chunk read;
5 'h0F
        : reg data out <= chunk write;
```

User gives the address to probe

### Demo

### **Demo parameters**

| OCM - CDMA | CDMA - BRAM | CDMA       | CDMA     |
|------------|-------------|------------|----------|
| Bus Width  | Bus Width   | Burst Size | S & F    |
| 128        | 128         | 2          | Disabled |

#### **Analysis**

| S. No. | OCM - CDMA<br>Bus Width | CDMA - BRAM<br>Bus Width | CDMA<br>Burst Size | CDMA<br>S & F | Transactions | Transfers | Total Time |
|--------|-------------------------|--------------------------|--------------------|---------------|--------------|-----------|------------|
| 1.     | 128                     | 32 (= 128 ÷ 4)           | 32                 | Enabled       | 32, 32       | 256, 1024 | 1301       |
| 2.     | 128                     | 128 ( =128 x 1)          | 32                 | Enabled       | 8, 8         | 256, 256  | 484        |
| 3.     | 128                     | 512 ( =128 x 4)          | 32                 | Enabled       | 2, 2         | 256, 64   | 471        |
| 4.     | 128                     | 1024 ( =128 x 8)         | 32                 | Enabled       | 1, 1         | 256, 32   | 468        |

\*transferring 1024 words

Enable CDMA Store and Forward – Select this to enable an internal buffer in the AXI CDMA. Having an internal buffer in CDMA helps improve the performance of the AXI4 data bus.

#### **Analysis**

| S. No. | OCM - CDMA<br>Bus Width | CDMA - BRAM<br>Bus Width | CDMA<br>Burst Size | CDMA<br>S&F | Transactions | Transfers | Total Time |
|--------|-------------------------|--------------------------|--------------------|-------------|--------------|-----------|------------|
| 1.     | 128                     | 32 (= 128 ÷ 4)           | 32                 | Disabled    | 32, 32       | 256, 1024 | 1266       |
| 2.     | 128                     | 128 ( =128 x 1)          | 32                 | Disabled    | 8, 8         | 256, 256  | 445        |
| 3.     | 128                     | 512 ( =128 x 4)          | 32                 | Disabled    | 2, 2         | 256, 64   | 439        |
| 4.     | 128                     | 1024 ( =128 x 8)         | 32                 | Disabled    | 1, 1         | 256, 32   | 433        |

\*transferring 1024 words

### Things we learned

- Buffer is present even when the user disables the store and forward option in the CDMA.
- Nearly equal latency delay.



### Things we learned

Connection of wires





### Things we learned

The transfer and transaction counts do not differ from LPD in any of the ACP,
 HP, and FPD Ports.

Synthesis with ACP, HP, and FPD Ports:

If the synthesis frequency is different from the default 100 MHz, and if the port is changed from LPD to ACP, HP, or FPD – one needs to reset the frequency back to 100 MHz before changing the ports, and then set it back to your desired frequency.

### **Future Work**

- Custom BRAM interface can be designed and interfaced with the Sniffer IP to store all the data flowing through the current burst of an AXI transaction.
- Performance analysis of various AXI interfaces via stress tests (AXI-Lite, HP and ACE) can be achieved by adding timer related signals in the Sniffer IP to capture the transfer info.
  - PL performance metrics: No. of transactions, Throughput, Average Latency
- PS performance metrics: CPU Utilization, IPC, L1 Data cache access and miss rate, CPU stall cycles per instruction.

### Thank You!